Friday, 30 July 2021

Effective Elimination of Analog Impairments Error in Parallel Interleaving Sigma Delta A/D Converters: A Recent Study | Chapter 5 | New Approaches in Engineering Research Vol. 7

 Oversampling sigma delta modulators that produce one bit samples of input signals can be utilised to make AD converters that can produce multi bit samples with high resolution but low sampling frequency, or poor resolution samples with high sampling frequency. Using numerous converters running in parallel in a time interleaved manner is one approach of overcoming this limitation. The resolution of the converter's digital output can be greatly increased in this manner, reducing the quantising error value. However, parallel converters' analogue flaws induce modulation of the output samples, which can significantly deteriorate the converter's capabilities. Many articles detailing different architectures of Σ-Δ AD converters limit their analysis to the frequency domain, ignoring the fact that Σ-Δ modulators are synchronous voltage to frequency converters. This paper shows how, by understanding the time domain properties of Σ-Δ modulators, the problem of analogue converter impairments can be overcome, resulting in a better design of high resolution Σ-Δ AD converters.


Author (s) Details

Tadeusz Sidor
University of Occupational Safety Management in Katowice, Poland.

View Book :- https://stm.bookpi.org/NAER-V7/article/view/2224

No comments:

Post a Comment